## **LNK520** # **LinkSwitch**® Family # Energy Efficient, CV or CV/CC Switcher for Very Low Cost Adapters and Chargers ## **Product Highlights** #### **Cost Effective Linear/RCC Replacement** - Lowest cost and component count, constant voltage (CV) or constant voltage/constant current (CV/CC) solutions - Optimized for bias winding feedback - Up to 75% lighter power supply reduces shipping cost - Primary based CV/CC solution eliminates 10 to 20 secondary components for low system cost - Fully integrated auto-restart for short circuit and open loop fault protection – saves external component costs - 42 kHz operation with optimized switching characteristics for significantly reduced EMI #### **Much Higher Performance Over Linear/RCC** - Universal input range allows worldwide operation - Up to 70% reduction in power dissipation reduces enclosure size significantly - CV/CC output characteristic without secondary feedback - System level thermal and current limit protection - Meets all single point failure requirements with only one additional bias capacitor - Controlled current in CC region provides inherent soft-start - Optional opto feedback improves output voltage accuracy #### **EcoSmart**® – Extremely Energy Efficient - Consumes <300 mW at 265 VAC input with no load - Meets California Energy Commission (CEC), Energy Star, and EU requirements - No current sense resistors maximizes efficiency #### **Applications** - Linear transformer replacement in all ≤3 W applications - Chargers for cell phones, cordless phones, PDAs, digital cameras, MP3/portable audio devices, shavers, etc. - Home appliances, white goods and consumer electronics - Constant output current LED lighting applications - TV standby and other auxiliary supplies ## **Description** LinkSwitch is specifically designed to replace low power linear transformer/RCC chargers and adapters at equal or lower system cost with much higher performance and energy efficiency. LNK520 is equivalent to LNK500 but optimized for use with bias winding feedback and has improved switching characteristics for significantly reduced EMI. In addition, if bias and output windings are magnetically well coupled, output voltage load Figure 1. (a) Typical Application – not a Simplified Circuit and (b) Output Characteristic Tolerance Envelopes. | OUTPUT POWER TABLE <sup>1</sup> | | | | | | | | |---------------------------------|------------------|------------------|------------------|------------------|----------------------|--|--| | PRODUCT⁴ | 230 VAC ±15% | | 85-26 | 5 VAC | No-Load<br>Input | | | | PRODUCT | Min <sup>2</sup> | Typ <sup>2</sup> | Min <sup>2</sup> | Typ <sup>2</sup> | Power | | | | LNK520 | 3.3 W | 4 W | 2.4 W | 3 W | <300 mW | | | | P or G | 4.2 W | 5.5 W | 2.9 W | 3.5 W | <500 mW <sup>3</sup> | | | Table 1. Notes: 1. Output power for designs in an enclosed adapter measured at 50 °C ambient. 2. See Figure 1 (b) for Min (CV only designs) and Typ (CV/CC charger designs) power points identified on output characteristic. 3. Uses higher reflected voltage transformer designs for increased power capability – see Key Application Considerations section. 4. For lead-free package options, see Part Ordering Information. regulation can be improved. With efficiency of up to 75% and <300 mW no-load consumption, a *LinkSwitch* solution can save the end user enough energy over a linear design to completely pay for the full power supply cost in less than one year. *LinkSwitch* integrates a 700 V power MOSFET, PWM control, high voltage start-up, current limit, and thermal shutdown circuitry, onto a monolithic IC. Figure 2. Block Diagram. ## **Pin Functional Description** #### DRAIN (D) Pin: Power MOSFET drain connection. Provides internal operating current for start-up. Internal current limit sense point for drain current. #### **CONTROL (C) Pin:** Error amplifier and feedback current input pin for duty cycle and current limit control. Internal shunt regulator connection to provide internal bias current during normal operation. It is also used as the connection point for the supply bypass and auto-restart/compensation capacitor. #### **SOURCE (S) Pin:** Output MOSFET source connection for high voltage power return. Primary side control circuit common and reference point. Figure 3. Pin Configuration. ## **LinkSwitch** Functional Description The duty cycle, current limit and operating frequency relationships with CONTROL pin current are shown in Figure 4. Figure 5 shows a typical power supply schematic outline which is used below to describe the *LinkSwitch* operation. #### Power Up During power up, as $V_{\rm IN}$ is first applied (Figure 5), the CONTROL pin capacitor C1 is charged through a switched high voltage current source connected internally between the DRAIN and CONTROL pins (see Figure 2). When the CONTROL pin voltage reaches approximately 5.6 V relative to the SOURCE pin, the high voltage current source is turned off, the internal control circuitry is activated and the high voltage internal MOSFET starts to switch. At this point, the charge stored on C1 is used to supply the internal consumption of the chip. #### **Constant Current (CC) Operation** As the output voltage, and therefore the reflected voltage across the transformer bias winding ramp up, the feedback CONTROL current $I_{\rm C}$ flowing through R1 increases. As shown in Figure 4, the internal current limit increases with $I_{\rm C}$ and reaches $I_{\rm LIM}$ when $I_{\rm C}$ is equal to $I_{\rm DCT}$ . The internal current limit vs. $I_{\rm C}$ characteristic is designed to provide an approximately constant power supply output current as the power supply output voltage rises. #### Constant Voltage (CV) Operation When $I_{\rm C}$ exceeds $I_{\rm DCS}$ , typically 2 mA (Figure 4), the maximum duty cycle is reduced. At a value of $I_{\rm C}$ that depends on power supply input voltage, the duty cycle control limits LinkSwitch peak current below the internal current limit value. At this point the power supply transitions from CC to CV operation. With minimum input voltage in a typical universal input design, this transition occurs at approximately 30% duty cycle. Resistor R1 (Figure 5) is therefore initially selected to conduct a value of $I_{\rm C}$ approximately equal to $I_{\rm DCT}$ when $V_{\rm OUT}$ is at the desired value at the minimum power supply input voltage. The final choice of R1 is made when the rest of the circuit design is complete. When the duty cycle drops below approximately 4%, the frequency is reduced, which reduces energy consumption under light load conditions. #### **Auto-Restart Operation** When a fault condition, such as an output short circuit or open loop, prevents flow of an external current into the CONTROL pin, the capacitor C1 discharges towards 4.7 V. At 4.7 V, autorestart is activated, which turns the MOSFET off and puts the control circuitry in a low current fault protection mode. In auto-restart, *LinkSwitch* periodically restarts the power supply so that normal power supply operation can be restored when the fault is removed. Figure 4. CONTROL Characteristics. Figure 5. Power Supply Schematic outline. Figure 6. Power Supply Schematic Outline with Optocoupler Feedback, Providing Tight CV Regulation. The characteristics described above provide an approximate CV/CC power supply output without the need for secondary side voltage or current feedback. The output voltage regulation is influenced by how well the voltage across C2 tracks the reflected output voltage. This tracking is influenced by the coupling between transformer output and bias windings. Tight coupling improves CV regulation and requires only a low value for resistor R2. Poor coupling degrades CV regulation and requires a higher value for R2 to filter leakage inductance spikes on the bias winding voltage waveform. This circuitry, used with standard transformer construction techniques, provides much better output load regulation than a linear transformer, making this an ideal power supply solution in many low power applications. If even tighter load regulation is required, an optocoupler configuration can be used while still employing the constant output current characteristics provided by LinkSwitch. #### **Optional Secondary Feedback** Figure 6 shows a typical power supply schematic outline using *LinkSwitch* with optocoupler feedback to improve output voltage regulation. On the primary side, the schematic only differs from Figure 5 by the addition of optocoupler U1 transistor in parallel to R1. On the secondary side, the addition of voltage sense circuit components R4, VR1 and U1 LED provide the voltage feedback signal. In the example shown, a simple Zener (VR1) reference is used though more accurate references may be employed for improved output voltage tolerancing and to provide cable drop compensation, if required. Resistor R4 provides biasing for VR1. The regulated output voltage is equal to the sum of the VR1 Zener voltage plus the forward voltage drop of the U1 LED. Resistor R5 is an optional low value resistor to limit U1 LED peak current due to output ripple. Manufacturer's specifications for U1 current and VR1 slope resistance should be consulted to determine whether R5 is required. When the power supply operates in the constant current (CC) region, for example at start up and when charging a battery, the output voltage is below the voltage feedback threshold defined by U1 and VR1 and the optocoupler is fully off. In this region, the circuit behaves exactly as previously described with reference to Figure 5 where the voltage across C2 and therefore the current flowing through R1 increases with increasing output voltage and the *LinkSwitch* internal current limit is adjusted to provide an approximate CC output characteristic. When the output reaches the voltage feedback threshold set by U1 and VR1, the optocoupler turns on. Any further increase in the power supply output voltage results in the U1 transistor current increasing. The resulting increase in the *LinkSwitch* CONTROL current reduces the duty cycle according to Figure 4 and therefore, maintains the output voltage regulation. Figure 7 shows the influence of optocoupler feedback on the output characteristic. The envelope defined by the dashed lines represent the worst-case power supply DC output voltage and current tolerances (unit-to-unit and over the input voltage range) if an optocoupler is not used. A typical example of an inherent (without optocoupler) output characteristic is shown dotted. This is the characteristic that would result if U1, R4, R5 and VR1 were removed. The optocoupler feedback results in the characteristic shown by the solid line. The load variation arrow in Figure 7 represents the locus of the output characteristic normally seen during a battery charging cycle. The two characteristics are identical as the output voltage rises but then separate as shown when the voltage feedback threshold is reached. This www.DataSheet4U.com Figure 7. Influence of the Optocoupler on the Power Supply Output Characteristic. Figure 8. Output Characteristic with Optocoupler Regulation (Reduced Voltage Feedback Threshold). is the characteristic seen if the voltage feedback threshold is above the output voltage at the inherent CC to CV transition point also indicated in Figure 7. Figure 8 shows a case where the voltage feedback threshold is set below the voltage at the inherent CC to CV transition point. In this case, as the output voltage rises, the secondary feedback circuit takes control before the inherent CC to CV transition occurs. In an actual battery charging application, this simply limits the output voltage to a lower value. However, in laboratory bench tests, it is often more convenient to test the power supply output characteristic starting from a low output current and gradually increasing the load. In this case, the optocoupler feedback regulates the output voltage until the peak output power curve is reached as shown in Figure 8. Under these conditions, the output current will continue to rise until the peak power point is reached and the optocoupler turns off. Once the optocoupler is off, the CONTROL pin feedback current is determined only by R1 and the output current therefore folds back to the inherent CC characteristic as shown. Since this type of load transition does not normally occur in a battery charger, the output current never overshoots the inherent constant current value in the actual application. In some applications it may be necessary to avoid any output current overshoot, independent of the direction of load variation. Figure 9. High-side Configuration Using LNK520: (a) Schematic Outline; (b) Typical Output Characteristic Envelope. To achieve this goal, the minimum voltage feedback threshold should be set at $V_{\rm O(MAX)}.$ This will ensure that the voltage at the CC to CV transition point of the inherent characteristic will always occur below the voltage feedback threshold. However, the output voltage tolerance is then increased, since the inherent CV characteristic tolerance below $V_{\rm O(MAX)}$ is added to the tolerance of the optocoupler feedback circuit. The LNK520 can also be used in the high-side configuration as shown in Figure 9(a). This configuration provides a very low component count solution with an approximate CV/CC power supply output characteristic. A typical output characteristic envelope is shown in Figure 9(b). This configuration is ideal for very low cost charger and adapter applications where output CC tolerance is loose or unspecified. Typical applications include low cost chargers and adapters where direct replacement for a linear transformer is required. In applications with a high voltage DC input voltage, the circuit is further simplified with the removal of input rectifiers, EMI filter choke and input capacitors. Typical applications of this type include auxiliary supplies in domestic appliances and industrial applications. In the high-side configuration, the CONTROL pin receives feedback current through R1 generated by the voltage across C2. To a first order, this voltage is proportional to $V_{OUT}$ since V<sub>OUT</sub> is reflected to the primary and appears across C2 during the off time of the LNK520 switching cycle. The output CV regulation is therefore determined by how well the voltage across C2 tracks the output voltage. This tracking is influenced by the value of the transformer leakage inductance, which introduces an error. This error, which is partially filtered by R2 and C2, causes a slope in the output CV regulation characteristic. The LNK520 is optimized for use with a bias winding where tracking of feedback voltage and output voltage is typically better than it is in the high-side configuration of Figure 9 (a). As a consequence, the increased leakage error in the high-side configuration causes the output current to increase with falling output voltage, as indicated by the output CC characteristic envelope in Figure 9 (b). In this high-side configuration, the SOURCE pins and circuit board traces form a switching node. Extra care should be taken to optimize EMI performance. The LNK520 internal MOSFET switching characteristics have been designed to significantly reduce EMI, particularly in the radiated spectrum (>30 MHz). However, the SOURCE trace area should be minimized and EMI filter components should be distanced from the SOURCE node whenever possible. In embedded applications where a high voltage DC input voltage is available, system level EMI filtering is typically located away from the power supply and circuit board layout is less critical. ## **Applications Example** The circuit shown in Figure 10 shows a typical implementation of an approximate constant voltage / constant current (CV/CC) charger using *LinkSwitch* in the low-side configuration. This design delivers 2.75 W with nominal peak power point voltage of 5.5 V and a current of 500 mA (Figure 11). Efficiency is greater than 65% over an input range of 85 VAC to 265 VAC. The bridge rectifier, D1-D4, rectifies the AC input. The rectified AC is smoothed by C1 and C2, with inductor L1 forming a pi-filter to filter differential mode conducted EMI. Resistor RF1 is a fusible, flameproof type providing protection from primary-side short circuits and line surges and provides additional differential EMI filtering. The switching frequency of 42 kHz allows such a simple EMI filter to be used without the need for a Y capacitor while still meeting international EMI standards. When power is applied, high voltage DC appears at the DRAIN pin of *LinkSwitch* (U1). The CONTROL pin capacitor C5 is then charged through a switched high voltage current source connected internally between the DRAIN and CONTROL pins. When the CONTROL pin reaches approximately 5.6 V relative to the SOURCE pin, the internal current source is turned off. The internal control circuitry is activated and the high voltage MOSFET starts to switch, using the energy in C5 to power the IC. www.DataSheet4U.com LNK520 Figure 10. 2.75 W Constant Voltage/Constant Current (CV/CC) Charger Using LinkSwitch. Figure 11. Measured Output Characteristic of the Circuit in Figure 10. The secondary of the transformer is rectified and filtered by D7 and C6 to provide the DC output to the load. *LinkSwitch* dramatically simplifies the secondary side by controlling both the constant voltage and constant current regions entirely from the primary side. This is achieved by monitoring the primary-side bias voltage. Diode D5, C4, R1 and R2 form the primary clamp network. This limits the peak DRAIN voltage due to leakage inductance. Resistor R2 allows the use of a slow, low cost rectifier diode by limiting the reverse current through D5 when U1 turns on. The selection of a slow diode improves radiated EMI and also improves CV regulation, especially at no-load. The output during CV operation is equal to the primary-side bias voltage multiplied by the turns ratio. The bias voltage, in turn, is the sum of the CONTROL pin voltage (approximately 5.7 V), the voltage across the bias feedback resistor R4 and the forward voltage of D6B. Resistor R3 can be neglected as proportionally the voltage drop across this resistance is small. In CV operation, the voltage across R4 is equal to the CONTROL pin current, I<sub>DCT</sub> (2.15 mA) multiplied by the value of R4. As the output load is decreased, the output and therefore bias voltage increase resulting in increased current into the CONTROL pin. As the current into the CONTROL pin exceeds $I_{DCS}$ (~2 mA), the duty cycle begins to reduce, maintaining regulation of the output, reaching 30% at a CONTROL pin current of 2.15 mA. Under light or no-load conditions, when the duty cycle reaches approximately 4%, the switching frequency is reduced from 44 kHz to 29 kHz to lower light and no-load input power. As the output load is increased, the peak power point (defined by $0.5 \cdot L_p \cdot I_{LIM}^2 \cdot f$ ) is exceeded. The output voltage and therefore primary-side bias voltage reduce. The reduction in the bias voltage results in a proportional reduction of CONTROL pin current, which lowers the internal *LinkSwitch* current limit (current limit control). Constant current (CC) operation controls secondary-side output current by reducing the primary-side current limit. The current limit reduction characteristic has been optimized to maintain an approximate constant output current as the output voltage and therefore, bias voltage is reduced. If the load is increased further and the CONTROL pin current falls below approximately 0.8 mA, the CONTROL pin capacitor C5 will discharge and *LinkSwitch* will enter auto-restart operation. Current limit control removes the need for any secondaryside current sensing components (sense resistor, transistor, optocoupler and associated components). Removing the secondary sense circuit dramatically improves efficiency, giving the associated benefit of reduced enclosure size. ## **Key Application Considerations** #### **Design Output Power** Table 1 (front page) shows the maximum continuous output power that can be obtained under the following conditions: 1. The minimum DC input bus voltage is 90 V or higher. This corresponds to a filter capacitor of 3 $\mu$ F/W for universal input and 1 $\mu$ F/W for 230 VAC or 115 VAC input with doubler input stage. - Design is a discontinuous mode flyback converter with nominal primary inductance value and a V<sub>OR</sub> in the range 40 V to 80 V. Continuous mode designs can result in loop instability and are therefore not recommended. - 3. A secondary output of 5 V with a Schottky rectifier diode. - 4. Assumed efficiency of 65%. - The part is board mounted with SOURCE pins soldered to sufficient area of copper to keep the die temperature at or below 100 °C. - 6. An output cable with a total resistance of $0.2 \Omega$ . In addition to the thermal environment (sealed enclosure, ventilated, open frame, etc.), the maximum power capability of *LinkSwitch* in a given application depends on transformer core size, efficiency, primary inductance tolerance, minimum specified input voltage, input storage capacitance, output voltage, output diode forward drop, etc., and can be different from the values shown in Table 1. #### **Transformer Design** To provide an approximately CV/CC output, the transformer should be designed to be discontinuous; all the energy stored in the transformer is transferred to the secondary during the MOSFET off time. Energy transfer in discontinuous mode is independent of line voltage. The peak power point prior to entering constant current operation is defined by the maximum power transferred by the transformer. The power transferred is given by the expression $P=0.5\cdot L_p\cdot I^2\cdot f,$ where $L_p$ is the primary inductance, $I^2$ is the primary peak current squared and f is the switching frequency. To simplify analysis, the data sheet parameter table specifies an $I^2$ f coefficient. This is the product of current limit squared and switching frequency normalized to the feedback parameter $I_{\rm DCT}$ . This provides a single term that specifies the variation of the peak power point in the power supply due to LinkSwitch. As primary inductance tolerance is part of the expression that determines the peak output power point (start of the CC characteristic) this parameter should be well controlled. For an estimated overall constant current tolerance of $\pm 24\%$ , the primary inductance tolerance should be $\pm 7.5\%$ or better. This is achievable using standard low cost, center leg gapping techniques where the gap size is typically 0.08 mm or larger. Smaller gap sizes are possible but require non-standard, tighter ferrite $A_L$ tolerances. Other gapping techniques such as film gapping allow tighter tolerances (±7% or better) with associated improvements in the tolerance of the peak power point. Please consult your transformer vendor for guidance. Core gaps should be uniform. Uneven core gapping, especially with small gap sizes, may cause variation in the primary inductance with flux density (partial saturation) and make the constant current region non-linear. To verify uniform gapping, it is recommended that the primary current wave-shape be examined while feeding the supply from a DC source. The gradient is defined as di/dt = V/L and should remain constant throughout the MOSFET on time. Any change in gradient of the current ramp is an indication of uneven gapping. Measurements made using a LCR bridge should not be solely relied upon; typically these instruments only measure at currents of a few milliamps. This is insufficient to generate high enough flux densities in the core to show uneven gapping. For a typical EE16 or EE13 core using center leg gapping, a 0.08 mm gap allows a primary inductance tolerance of $\pm 10\%$ to be maintained in standard high volume production. This allows the EE13 to be used in designs up to 2.75 W with less than 300 mW no-load consumption. Using outer leg film gapping reduces inductance tolerance to $\pm 7\%$ or better, allowing designs up to 3 W. Using the larger EE16 allows for a 3 W output with center leg gapping. The EE13 core size may be attractive in designs were space is limited or if there is a cost advantage over the EE16. The transformer turns ratio should be selected to give a $V_{OR}$ (output voltage reflected through secondary to primary turns ratio) of 40 V to 80 V. Higher $V_{OR}$ increases the output power capability of LinkSwitch but also increases no-load power consumption. This allows even higher values to be used in designs where no-load power is not a concern. However care should be taken to ensure that the maximum temperature rise of the device is acceptable at the upper limit of the output characteristic when used in a charger application. In all cases, discontinuous mode operation should be maintained and note that the linearity of the CC region of the power supply output characteristic is influenced by the bias voltage. If this is an important aspect of the application, the output characteristic should be checked before finalizing the design. #### **Output Characteristic Variation** Both the device tolerance and external circuit govern the overall tolerance of the LinkSwitch power supply output characteristic. Estimated peak power point tolerances for a LNK520, 2.75 W design are $\pm 10\%$ for voltage and $\pm 24\%$ for current limit for overall variation in high volume manufacturing. This includes device and transformer tolerances ( $\pm 7.5\%$ assumed) and line variation. Lower power designs may have poorer constant current linearity. As the output load reduces from the peak power point, the output voltage will tend to rise due to tracking errors compared to the load terminals. Sources of these errors include the output cable drop, output diode forward voltage and leakage inductance, which is the dominant cause. As the load reduces, the primary operating peak current reduces, together with the leakage inductance energy, which reduces the peak charging of the clamp capacitor. At very light or no-load, typically less than 2 mA of output current, the output voltage rises due to leakage inductance peak charging of the secondary. This voltage rise can be reduced with a small preload with little change to no-load power consumption. The output voltage load variation can be improved across the whole load range by adding an optocoupler and secondary reference (Figure 6). The secondary reference is designed to only provide feedback above the normal peak power point voltage to maintain the correct constant current characteristic. #### **Component Selection** The schematic shown in Figure 10 outlines the key components needed for a *LinkSwitch* supply. #### Clamp diode - D5 Diode D5 can be an ultra-fast ( $t_{rr}$ < 50 ns), a fast ( $t_{rr}$ < 250 ns) or standard recovery diode with a voltage rating of 600 V or higher. A standard recovery diode is recommended as it improves the CV characteristic, but should be a glass-passivated type (1N400xGP) to ensure a defined reverse recovery time. #### Clamp Capacitor – C4 Capacitor C4 should be in the range of 100 pF to 1000 pF, 500 V capacitor. A low cost ceramic disc is recommended. The tolerance of this part has a very minor effect on the output characteristic so any of the standard $\pm 5\%$ , $\pm 10\%$ or $\pm 20\%$ tolerances are acceptable. 330 pF is a good initial value, iterated with R1. #### Clamp Resistor – R1 The value of R1 is selected to be the highest value that still provides adequate margin to the DRAIN $BV_{DSS}$ rating at high line. As a general rule, the value of C4 should be minimized and R1 maximized. #### **CONTROL Pin Capacitor – C5** Capacitor C5 is used during start-up to power *LinkSwitch* and sets the auto-restart frequency. For designs that have a battery load, this component should have a value of $0.22~\mu F$ and for resistive loads a value of $1~\mu F$ . This ensures there is sufficient time during start-up for the output voltage to reach regulation. Any capacitor type is acceptable with a voltage rating of 10~V or above. #### Bias Capacitor - C3 Capacitor C3 should be a 1 $\mu$ F, 50 V electrolytic type. The voltage rating is consistent with the 20 V to 30 V seen across the bias winding. Lower values give poorer regulation. ## www.DataSheet4U.con #### Feedback Resistor - R4 The value of R4 is selected to give a feedback current into the CONTROL pin of approximately 2.15 mA at the peak output power point of the supply. The actual value depends on the bias voltage, typically in the range 20 V to 35 V, selected during design. Higher values for the bias voltage will increase no-load power consumption. Any 1%, 0.25 W resistor is suitable. #### Output Diode - D7 PN fast, PN ultra-fast or Schottky diodes can be used depending on the efficiency target for the supply, Schottky diodes giving higher efficiency than PN diodes. The diode voltage rating should be sufficient to withstand the output voltage plus the input voltage transformed through the turns ratio (a typical $V_{\rm OR}$ of 50 V requires a diode PIV of 50 V). Slow recovery diodes are not recommended (1N400X types). #### **Output Capacitor - C6** Capacitor C6 should be selected such that its voltage and ripple current specifications are not exceeded. Selecting a capacitor with low equivalent series resistance (ESR) will reduce peak-peak output ripple and improve overall supply operating efficiency. #### LinkSwitch Layout considerations #### **Primary Side Connections** The copper area connected to SOURCE should be maximized to minimize temperature rise of the *LinkSwitch* device. The CONTROL pin capacitor C5 should be located as close as possible to the SOURCE and CONTROL pins. To minimize EMI coupling from the switching DRAIN node on the primary to both the secondary and AC input, the *LinkSwitch* should be positioned away from the secondary of the transformer and AC input. The length and copper area of all PCB traces connecting to the switching DRAIN node should be kept to an absolute minimum to limit EMI radiation. #### Y capacitor If a Y capacitor is required, it should be connected close to the transformer secondary output return pin(s) and the primary bulk capacitor positive terminal. Such placement will maximize the EMI benefit of the Y capacitor and avoid problems in commonmode surge testing. #### **Quick Design Checklist** As with any power supply design, all *LinkSwitch* designs should be verified on the bench to make sure that component specifications are not exceeded under worst-case conditions. Performing the following minimum set of tests is strongly recommended: - Maximum drain voltage Verify that V<sub>DS</sub> does not exceed 675 V at highest input voltage and peak output power. - 2. Maximum drain current—At maximum ambient temperature, maximum input voltage and peak output power, verify drain current waveforms at start-up for any signs of transformer saturation and excessive leading edge current spikes. LinkSwitch has a minimum leading edge blanking time of 200 ns to prevent premature termination of the on-cycle. Verify that the leading edge current spike event is below current limit at the end of the 200 ns blanking period. - 3. Thermal check At peak output power, minimum input voltage and maximum ambient temperature, verify that the temperature specifications are not exceeded for *LinkSwitch*, transformer, output diode and output capacitors. Enough thermal margin should be allowed for part-to-part variation of the R<sub>DS(ON)</sub> of *LinkSwitch* as specified in the data sheet. Under low line, peak power, a maximum *LinkSwitch* SOURCE pin temperature of 100 °C is recommended to allow for these variations. - 4. Centered output characteristic Using a transformer with nominal primary inductance and at an input voltage midway between low and high line, verify that the peak power point occurs at ~4% above the desired nominal output current, with the correct output voltage. If this does not occur, then the design should be refined (increase $L_p$ ) to ensure the overall tolerance limits are met. #### Selecting Between LNK500 and LNK520 The LNK500 and LNK520 differ in the circuit location of the *LinkSwitch* device. The LNK500 is designed for high-side operation and the LNK520 is designed for low-side operation. The LNK520 can, however, be used in the high-side configuration in certain applications. Refer to Figure 9 and supporting description. Table 2 summarizes the considerations for selecting which device to use. #### **Design Tools** Up to date information on design tools can be found at the Power Integrations Web site: www.powerint.com. www.DataSheet4U.com LNK520 Figure 12. Recommended Circuit Board Layout for LinkSwitch using LNK520. | Family | LNK500 | LNK520 | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Considerations | <ul> <li>Lowest cost CV/CC implementation</li> <li>Source is connected to the switching node – simple circuit configuration &amp; low component count</li> <li>Fast switching speeds minimize losses for best efficiency</li> <li>Source PCB copper heatsink connected to switching node – size should be minimized to limit noise</li> <li>No bias winding required – simplest circuit configuration</li> <li>Perfect for linear replacement in applications where additional system EMI shielding or filtering exists</li> </ul> | <ul> <li>Very low cost CV/CC implementation</li> <li>Source connected to quiet low-side primary return - easy layout &amp; low noise (low-side configuration only)</li> <li>Optimized switching speed – reduces radiated EMI by up to 5 dB (Figure 13)</li> <li>Source PCB copper heatsink connected to primary return – area can be maximized for higher power without noise (low-side configuration only)</li> <li>Bias winding required – allows higher V<sub>OR</sub>, increasing power capability (low-side configuration only)</li> <li>Perfect for systems where no additional filtering or shielding exists</li> </ul> | | Summary | The LNK500 is recommended for cost sensitive applications in larger systems with existing EMI filtering (e.g. white goods). | The LNK520 is recommended for both stand-alone charger and adapter applications, and larger systems where EMI reduction is required (e.g. emergency lighting). | Table 2. Comparison of LNK500 and LNK520. Figure 13. Comparison of LNK520 and LNK500 Showing an Approximate 5 dBµV Reduction in Radiated EMI. | ABSOLUTE MAXIMUM RATINGS(1,4) | | | | | | | | |-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | DRAIN Voltage | <ol> <li>All voltages referenced to SOURCE, T<sub>A</sub> = 25 °C.</li> <li>Normally limited by internal circuitry.</li> <li>1/16 in. from case for 5 seconds.</li> <li>Maximum ratings specified may be applied, one at a time, without causing permanent damage to the product.</li> </ol> | | | | | | | | | THERMAL IMPEDANCE | | | | | | | |-----------------|---------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|--| | Thermal Impedan | ice: P or G Package: | Notes: | | | | | | | ( | | 1. Measured on pin 2 (SOURCE) close to plastic interface. | | | | | | | ( | $(\theta_{\rm JC})^{(1)}$ | V 2. Soldered to 0.36 sq. in. (232 mm <sup>2</sup> ), 2 oz. (610 g/m <sup>2</sup> ) copper clad. | | | | | | | | | 3. Soldered to 1 sq. in. (645 mm <sup>2</sup> ), 2 oz. (610 g/m <sup>2</sup> ) copper clad. | | | | | | | | | Conditions | Min | Тур | Max | Units | |---------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------|-------|-------|-------|--------------| | Parameter | Symbol | SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C<br>See Figure 14<br>(Unless Otherwise Specified) | | | | | | CONTROL FUNCT | TIONS | | | | | | | Switching<br>Frequency | f <sub>osc</sub> | I <sub>C</sub> = I <sub>DCP</sub> T <sub>J</sub> = 25 °C | 34.5 | 42 | 49.5 | kHz | | Low Switching<br>Frequency | f <sub>OSC(LOW)</sub> | Duty Cycle = $DC_{LF}$<br>$T_J = 25 °C$ | 24 | 30 | 36 | kHz | | Duty Cycle at Low<br>Switching<br>Frequency | DC <sub>LF</sub> | Frequency Switching from $f_{OSC}$ to $f_{OSC(LOW)}$ , $T_J = 25 ^{\circ}C$ | 2.7 | 4.1 | 5.5 | % | | Low Frequency Duty Cycle Range | DC <sub>(RANGE)</sub> | Frequency = f <sub>OSC(LOW)</sub> , T <sub>J</sub> = 25 °C | 2.0 | 3.5 | 5.0 | % | | Maximum Duty<br>Cycle | DC <sub>MAX</sub> | I <sub>c</sub> = 1.5 mA | 74 | 77 | 80 | % | | PWM Gain | DC <sub>REG</sub> | $I_{\rm C} = I_{\rm DCT}, T_{\rm J} = 25 ^{\circ}{\rm C}$ | -0.37 | -0.27 | -0.17 | %/μ <b>A</b> | | CONTROL Pin<br>Current at 30%<br>Duty Cycle | I <sub>DCT</sub> | T <sub>J</sub> = 25 °C<br>See Figure 4 | 2.06 | 2.15 | 2.25 | mA | | CONTROL Pin<br>Voltage | V <sub>C(IDCT)</sub> | $I_{c} = I_{DCT}$ | 5.5 | 5.75 | 6 | V | | Dynamic<br>Impedance | Z <sub>c</sub> | I <sub>C</sub> = I <sub>DCT</sub> , T <sub>J</sub> = 25 °C | 60 | 90 | 120 | Ω | | | | | Conditions | | | | | |-------------------------------------|------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------|------|-------|------|-------| | Parameter | Symbol | SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C<br>See Figure 14<br>(Unless Otherwise Specified) | | Min | Тур | Max | Units | | SHUTDOWN/AUTO-RESTART | | | | | | | | | CONTROL Pin | I <sub>C(CH)</sub> | T <sub>.1</sub> = 25 °C | V <sub>C</sub> = 0 V | -4.5 | -3.25 | -2 | mA | | Charging Current | O(GH) | Ů | V <sub>C</sub> = 5.15 V | -2.5 | -1.8 | -1.0 | | | Control/Supply/ | I <sub>CD1</sub> | | Output MOSFET Enabled | 0.68 | 0.75 | 0.82 | mA | | Discharge Current | I <sub>CD2</sub> | $T_J = 25 ^{\circ}C$ | Output MOSFET Disabled | 0.5 | 0.6 | 0.7 | | | Auto-Restart<br>Threshold Voltage | V <sub>C(AR)</sub> | | | | 5.6 | | V | | Auto-Restart<br>Hysteresis Voltage | V <sub>C(AR)hyst</sub> | | | | 0.9 | | V | | Auto-Restart Duty<br>Cycle | DC <sub>(AR)</sub> | | ort Circuit Applied at<br>ower Supply Output | | 8 | | % | | Auto-Restart<br>Frequency | f <sub>(AR)</sub> | C1 = 0 | S2 Open<br>0.22 μF (See Figure 14) | | 300 | | Hz | | CIRCUIT PROTECT | TION | | | | | | | | Self-Protection<br>Current Limit | I <sub>LIM</sub> | T <sub>J</sub> = 25 °C<br>di/dt = 90 mA/μs<br>See Note B | | 228 | 254 | 280 | mA | | I <sup>2</sup> f Coefficient | l² f | T <sub>J</sub> = 25 °C<br>di/dt = 90 mA/μs<br>See Notes B, C | | 2412 | 2710 | 3008 | A²Hz | | Current Limit at<br>Auto-Restart | I <sub>LIM(AR)</sub> | I <sub>C</sub> = I <sub>CD1</sub> , T <sub>J</sub> = 25 °C | | | 165 | | mA | | Power Up Reset<br>Threshold Voltage | V <sub>C(RESET)</sub> | | | | 2.75 | 4.0 | V | | Leading Edge<br>Blanking Time | t <sub>LEB</sub> | I <sub>C</sub> = I <sub>DCT</sub> , T <sub>J</sub> = 25 °C | | 200 | 300 | | ns | | Current Limit Delay | t <sub>IL(D)</sub> | T <sub>J</sub> = 25 °C | | | 100 | | ns | | Thermal Shutdown<br>Temperature | | $I_{C} = I_{DCT}$ | | 125 | 135 | | °C | | Thermal Shutdown<br>Hysteresis | | | | | 70 | | °C | | Parameter | Symbol | Conditions SOURCE = 0 V; T <sub>J</sub> = -40 to 125 °C See Figure 14 (Unless Otherwise Specified) | | Min | Тур | Max | Units | |------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------|-------------------------|-----|-----|-----|-------| | OUTPUT | | | | | | | | | ON-State | В | l – 25 mΛ | T <sub>J</sub> = 25 °C | | 28 | 32 | Ω | | Resistance | $R_{DS(ON)}$ | $I_D = 25 \text{ mA}$ | T <sub>J</sub> = 100 °C | | 42 | 48 | 22 | | OFF-State Drain<br>Leakage Current | I <sub>DSS</sub> | $V_{c} = 6.2 \text{ V}$<br>$V_{D} = 560 \text{ V}, T_{A} = 125 ^{\circ}\text{C}$ | | | | 50 | μΑ | | Breakdown Voltage | BV <sub>DSS</sub> | See Note D<br>$V_C = 6.2 \text{ V}, T_A = 25 ^{\circ}\text{C}$ | | 700 | | | V | | DRAIN Supply<br>Voltage | | See Note E | | 36 | 50 | | V | #### NOTES: - A. For specifications with negative values, a negative temperature coefficient corresponds to an increase in magnitude with increasing temperature, and a positive temperature coefficient corresponds to a decrease in magnitude with increasing temperature. - B. $I_c$ is increased gradually to obtain maximum current limit at di/dt of 90 mA/ $\mu$ s. Increasing $I_c$ further would terminate the cycle through duty cycle control. - C. This parameter is normalized to $I_{DCT}$ to correlate to power supply output current (it is multiplied by $I_{DCT}$ (nominal)/ $I_{DCT}$ ). - D. Breakdown voltage may be checked against minimum $BV_{DSS}$ specification by ramping the DRAIN pin voltage up to but not exceeding minimum $BV_{DSS}$ . - E. It is possible to start up and operate *LinkSwitch* at DRAIN voltages well below 36 V. However, the CONTROL pin charging current is reduced, which affects start-up time, auto-restart frequency, and auto-restart duty cycle. Refer to the characteristic graph on CONTROL pin charge current (I<sub>C</sub>) vs. DRAIN voltage (Figure 16) for low voltage operation characteristics. Figure 14. LinkSwitch General Test Circuit. Figure 15. Duty Cycle Measurement. ## **Typical Performance Characteristics** Figure 16. $I_c$ vs. DRAIN Voltage. Figure 17. CONTROL Pin I-V Characteristic. ## **Typical Performance Characteristics (cont.)** Figure 18. Duty Cycle vs. CONTROL Pin Current. Figure 20. Switching Frequency vs. Temperature. Figure 22. If Coefficient vs. Temperature. Figure 19. Breakdown Voltage vs. Temperature. Figure 21. Current Limit vs. Temperature. Figure 23. $I_{DCT}$ vs. Temperature. ## **Typical Performance Characteristics (cont.)** Figure 24. PWM Gain vs. Temperature. Figure 25. Output Characteristics (DRAIN Current vs. DRAIN Voltage. ### ⊕DS .004 (.10) .137 (3.48) MINIMUM -E-.240 (6.10) .260 (6.60) Pin 1 .367 (9.32) -D-.387 (9.83) .057 (1.45) .068 (1.73) (NOTE 6) .125 (3.18) .015 (.38) .145 (3.68) MINIMUM -T-**SEATING PLANE** .120 (3.05) .140 (3.56) .100 (2.54) BSC .048 (1.22) .014 (.36) .053 (1.35) .022 (.56) TEDS .010 (.25) M ## DIP-8B - 1. Package dimensions conform to JEDEC specification MS-001-AB (Issue B 7/85) for standard dual-in-line (DIP) package with .300 inch row spacing. - 2. Controlling dimensions are inches. Millimeter sizes are shown in parentheses. - 3. Dimensions shown do not include mold flash or other protrusions. Mold flash or protrusions shall not exceed .006 (.15) on any side. - 4. Pin locations start with Pin 1, and continue counter-clockwise to Pin 8 when viewed from the top. The notch and/or dimple are aids in locating Pin 1. Pin 6 is omitted. - 5. Minimum metal to metal spacing at the package body for the omitted lead location is .137 inch (3.48 mm). - 6. Lead width measured at package body. - 7. Lead spacing measured with the leads constrained to be perpendicular to plane T. **P08B** PI-2551-121504 | Revision | Notes | Date | |----------|--------------------------------------------------------|-------| | С | 1) Released Final Data Sheet. | 3/04 | | D | 1) Added lead-free ordering information. | 12/04 | | Е | 1) Minor descriptive change and formatting correction. | 2/05 | #### For the latest updates, visit our website: www.powerint.com Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS. #### PATENT INFORMATION The products and applications illustrated herein (including transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents, or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations' patents may be found at www.powerint.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.powerint.com/ip.htm. #### LIFE SUPPORT POLICY POWER INTEGRATIONS' PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF POWER INTEGRATIONS. As used herein: - 1. A Life support device or system is one which, (i) is intended for surgical implant into the body, or (ii) supports or sustains life, and (iii) whose failure to perform, when properly used in accordance with instructions for use, can be reasonably expected to result in significant injury or death to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. The PI logo, TOPSwitch, TinySwitch, LinkSwitch, DPA-Switch, EcoSmart, PI Expert and PI FACTS are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©Copyright 2005, Power Integrations, Inc. ## **Power Integrations Worldwide Sales Support Locations** #### WORLD HEADQUARTERS 5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1-408-414-9200 Customer Service: Phone: +1-408-414-9665 Fax: +1-408-414-9765 e-mail: usasales@powerint.com #### CHINA (SHANGHAI) Rm 807-808A, Pacheer Commercial Centre, 555 Nanjing Rd. West Shanghai, P.R.C. 200041 Phone: +86-21-6215-5548 Fax: +86-21-6215-2468 e-mail: chinasales@powerint.com #### **CHINA (SHENZHEN)** Rm 2206-2207, Block A, Electronics Science & Technology Bldg. 2070 Shennan Zhong Rd. Shenzhen, Guangdong, China, 518031 Phone: +86-755-8379-3243 Fax: +86-755-8379-5828 e-mail: chinasales@powerint.com #### **GERMANY** Rueckertstrasse 3 D-80336, Munich Germany Phone: +49-89-5527-3910 Fax: +49-89-5527-3920 e-mail: eurosales@powerint.com #### INDIA 7th Main, 17th Cross, Sadashivanagar Bangalore, India 560080 Phone: +91-80-5113-8020 Fax: +91-80-5113-8023 e-mail: indiasales@powerint.com Via Vittorio Veneto 12 20091 Bresso MI 261/A, Ground Floor Phone: +39-028-928-6000 Fax: +39-028-928-6009 e-mail: eurosales@powerint.com #### JAPAN Keihin Tatemono 1st Bldg 2-12-20 Shin-Yokohama, Kohoku-ku, Yokohama-shi, Kanagawa ken, Japan 222-0033 Phone: +81-45-471-1021 Fax: +81-45-471-3717 e-mail: japansales@powerint.com #### **KOREA** RM 602, 6FL Korea City Air Terminal B/D, 159-6 Samsung-Dong, Kangnam-Gu, Seoul, 135-728, Korea Phone: +82-2-2016-6610 Fax: +82-2-2016-6630 e-mail: koreasales@powerint.com #### SINGAPORE 51 Newton Road, #15-08/10 Goldhill Plaza, Singapore, 308900 Phone: +65-6358-2160 Fax: +65-6358-2015 e-mail: singaporesales@powerint.com #### TAIWAN 5F, No. 318, Nei Hu Rd., Sec. 1 Nei Hu Dist. Taipei, Taiwan 114, R.O.C. Phone: +886-2-2659-4570 Fax: +886-2-2659-4550 e-mail: taiwansales@powerint.com #### EUROPE HO 1st Floor, St. James's House East Street, Farnham Surrey, GU9 7TJ United Kingdom Phone: +44 (0) 1252-730-140 Fax: +44 (0) 1252-727-689 e-mail: eurosales@powerint.com #### APPLICATIONS HOTLINE World Wide +1-408-414-9660 #### APPLICATIONS FAX World Wide +1-408-414-9760